Table 6
show controllers cable-modem Field Descriptions (continued)
Field
TX PD ring:
tx_head_pd
tx_tail_pd
ehdr
MIB Statistics:
DS fifo full
rerequests
DS mac msg overruns
DS data overruns
Qualified maps
Qualified syncs
CRC fails
HDR chk fails
Data pdus
Mac msgs
Valid hdrs
Global control and status:
interrupts:
Description
Indicates the memory location of the beginning of buffer information for the transmit
packet descriptor ring.
Indicates current head packet descriptor.
Indicates current tail packet descriptor.
Extended MCNS header.
Number of times the downstream input first-in first-out (FIFO) buffer became full on
the Cisco uBR900 series.
Number of times a bandwidth request generated by the Cisco uBR900 series was not
responded to by the CMTS.
Number of times the Cisco uBR900 series' DMA controller had a downstream MAC
message and there were no free MAC message buffer descriptors to accept the message.
Number of times the Cisco uBR900 series' DMA controller had downstream data and
there were no free data PDU buffer descriptors to accept the data.
Number of times a MAP message passed all filtering requirements and was received by
the Cisco uBR900 series.
Number of times a timestamp message was received by the Cisco uBR900 series.
Number of times a MAC message failed a cyclic redundancy (CRC) check.
Number of times a MAC header failed its 16-bit CRC check. The MAC header CRC is a
16-bit Header Check Sequence (HCS) field that ensures the integrity of the MAC
header even in a collision environment.
Total number of data PDUs (protocol data units) of all types received by the
Cisco uBR900 series.
Number of MAC messages received by the Cisco uBR900 series.
Number of valid headers received by the Cisco uBR900 series, including PDU headers,
MAC headers, and headers only.
Used to reset the BCM3300 chip.
Hexadecimal values of the pending IRQ interrupt and IRQ mask.
Configuring the Cisco uBR900 Series Cable Access Routers 75
show controllers cable-modem