Page 3
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.
TABLE OF CONTENTS Preface 9 Technical Features of the EVB555 11 Overview of the Evaluation Board 13 Interfaces and Configuration Possibilities 15 Power Supply 15 Supply Voltage Connection 15 Standby 15 Power On 15 Single Chip/External Bus Mode 15 Single Chip Mode 15...
Page 6
CO 104/105—Customized Communication Expansion (CAN) 50 CO 106/107—Host Communication Expansion 50 CO 500-505—Logic Analyzer Ports: Digital Signals 50 CO 506/507—Logic Analyzer Ports: Analog Signals 51 CO 508—ETK Connector 51 CO 509—Lauterbach Connector 51 CO 600-603—MAPI Interface 51 CO 604—PRU Extension 51 MOTOROLA EVB555 Quick Reference...
SECTION 1 Preface The EVB555 is an MPC555-based evaluation board that can be used for the develop- ment and test of microcontroller systems. The MPC555 is a member of the Motorola MPC500 PowerPC™ Risc microcontroller family. Beside its PowerPC core and the internal memory subsystem it has a number of peripheral components (eg.
SECTION 2 Technical Features of the EVB555 The following list summarizes the technical features of the EVB555 evaluation board. The architecture of the board is displayed in Figure 2-1 on the following page. • General advantages — Full function range of the MPC555 can be used —...
Page 10
Figure 2-1 Architecture of the EVB555 evaluation board...
The toggle switch Power On (SW703) is used for activating the operating voltage of the EVB555. The activated state is shown by the additional LED Power On (LD702, green). All modules on the evaluation board are now supplied with power.
4.2.2 External Bus Interface The external bus makes it possible to use the resources of the EVB555, such as SRAM, Flash-EEPROM or host communication expansion. The pins are used here for addresses and data. Section 5.2. explains how the general purpose I/O lines are still available on the EVB555.
1. The pin can be permanently connected to a high level with the ”EPEE” (SW100-4 on) switch 2. The ETK can enable the programming mode by a high level at the SGEPEE signal (C0508, pin 137). EVB555 MOTOROLA Quick Reference 4-17...
The MAPI-400+100 interface makes it possible to expand the EVB555 with extensive and customer-specific hardware. For example, there could be signal converters and output drivers connected to extend the EVB555 to a test sample of a control unit for industrial use.
The reset configuration is read by the MPC555 after the supply voltage is switched on and after a hard reset has occurred. Setting the hard reset configuration is conveniently solved on the EVB555 by assign- ing the hard reset configuration word via 32 DIP switches.
Page 18
1: internal flash enabled 0: little endian swap logic inactive CLES 1: little endian swap logic active 28:30 Initial internal space base (6.12.1.2) 0: dual mapping disabled 1: dual mapping enabled Table 4-1 Hard reset configuration word MOTOROLA EVB555 4-20 Quick Reference...
Please consult the MPC555 User Manual for an explanation of the PLL function and limp mode. The standard setting for the evaluation board should be ”010”. The PLL works using the quartz crystal assembled on the EVB555 (4 MHz) whereby the limp mode is enabled. EVB555...
SECTION 5 Working with the EVB555 5.1 Using External Resources The external resources on the board (RAM, Flash-EEPROM, PRU) can be addressed through the external bus interface. The selection takes place via chip select signals. Figure 5-1 shows the connection of the external devices to the most important bus control signals of the MPC555.
Page 22
The memory size assigned to chip select 1 (/CS1) of the MPC555 should therefore be 4 Mbyte. If the units intended for the higher addresses are not used, this area can also be selected to be smaller (e.g. only 2 Mbyte for RAM and PRU). MOTOROLA EVB555 5-24 Quick Reference...
To be able to start a program without a BDM debugger, it is necessary to boot from non-volatile memory (i.e., from flash memory). The mode can be set via the reset con- figuration word (see Section 4.6.2.). There are a few points about the EVB555 that should be observed.
APPENDIX A Connector Assignment The following tables display the connector assignment of the EVB555 evaluation board. Only the connected pins are listed; all other pins are open. EVB555 MOTOROLA Quick Reference A-27...
Interrupt request, SGPIO, address type: indicates one of the 16 ”address types”. The address type signals are /IRQ4B_SGP valid at the rising edge of the clock in which the special transfer start (STS) is asserted. MOTOROLA EVB555 A-28 Quick Reference...
Page 27
IRQ5B, no SGPIO Interrupt request, mode clock [2]: /IRQ6B_mck2 similar to IRQ5B, no SGPIO Flash supply voltage (5V) used during program and erase operation of the CMF. 28, 41, 46, 71, Ground 74, 89, EVB555 MOTOROLA Quick Reference A-29...
Receive data: serial input from the SCI1 TXD1_QGPO Transmit data: serial output from the SCI1 RXD2_QGPI Receive data: serial input from the SCI2 TXD2_QGPO Transmit data: serial output from the SCI2 MDA30 See MDA11 MDA31 See MDA11 MPIO5 GPIO MPIO6 GPIO MOTOROLA EVB555 A-30 Quick Reference...
Page 29
GPIO MPIO14 GPIO MPIO15 GPIO BAN0_PQB0 See AAN0_PQB0 BAN1_PQB1 See AAN0_PQB0 BAN2_PQB2 See AAN0_PQB0 BAN3_PQB3 See AAN0_PQB0 BAN48_PQB4 See AAN48_PQB4 BAN49_PQB5 See AAN48_PQB4 BAN50_PQB6 See AAN48_PQB4 17, 18, 43, 46, Ground 63, 64, 83, 84 EVB555 MOTOROLA Quick Reference A-31...
Visible history buffer flush status: to allow program instruction flow VFLS0_MPIO3 tracking. VFLS1_MPIO4 See VFLS0_MPIO3 Instruction watchpoint. Visible history buffer flush status: output by the IWP0_VFLS chip to enable program instruction flow tracking. IWP1_VFLS See IWP0_VFLS MOTOROLA EVB555 A-32 Quick Reference...
Page 31
Timer expired (output): status of the TEXPS bit in the PLPRCR register in the USIU. SGPIO freeze: RCPU is in debug mode FRZ_/PTR program trace (/PTR): an instruction fetch is taking place. 25, 43, 65, 68, Ground 81, 91, 95, 97 EVB555 MOTOROLA Quick Reference A-33...
See A_PIO0 B_PIO12 See B_PIO0 A_PIO12 See A_PIO0 B_PIO13 See B_PIO0 A_PIO13 See A_PIO0 B_PIO14 See B_PIO0 A_PIO14 See A_PIO0 B_PIO15 See B_PIO0 A_PIO15 See A_PIO0 B_PIO16 See B_PIO0 A_PIO16 See A_PIO0 B_PIO17 See B_PIO0 MOTOROLA EVB555 A-36 Quick Reference...
D[4] Data_SGP4 DATA D[5] Data_SGP5 DATA D[6] Data_SGP6 DATA D[7] Data_SGP7 DATA D[8] Data_SGP8 DATA D[9] Data_SGP9 DATA D[10] Data_SGP10 DATA D[11] Data_SGP11 DATA D[12] Data_SGP12 DATA D[13] Data_SGP13 DATA D[14] Data_SGP14 DATA D[15] Data_SGP15 EVB555 MOTOROLA Quick Reference A-39...
/BBB_IWP3 LWP[0] SGP_/IRQOUTB LWP[1] /BGB_LWP1 STAT DSCK TCK_DSCK STAT DSDO TDO_DSDO STAT DSDI TDI_DSDI STAT Compression pin STAT VF[0] VF0_MPIO0 STAT VF[1] VF1_MPIO1 STAT VF[2] VF2_MPIO2 1) designated to be used in future by HP MOTOROLA EVB555 A-40 Quick Reference...
SDATA[4] See SDATA[31] SGD28 SDATA[3] See SDATA[31] SGD29 SDATA[2] See SDATA[31] Ground SGD30 SDATA[1] See SDATA[31] SGD31 SDATA[0] See SDATA[31] SADDR7 - SADDR3: SGA0 SADDR[31] external address bus of MPC555 SGA1 SADDR[30] See SADDR[31] Ground MOTOROLA EVB555 A-46 Quick Reference...
Page 45
2: /SGINST /IRQ4_AT2 differentiate code or data access Ground /SGTS Transfer start: start of a bus cycle that transfers data /SGCSR /SGCSR Chip select for piggy-back on ETK Ground /SGTA Transfer acknowledge: transfer accepted/valid Ground EVB555 MOTOROLA Quick Reference A-47...
Page 46
VFLS0_MPIO3 program instruction flow tracking. MPC input: will control the Flash-EEPROM SGEPEE SGEPEE program or erase operations. VF[0:2] visible instruction queue flush status: output by SGVF0 VF0_MPIO0 chip when program instruction flow tracking is required. MOTOROLA EVB555 A-48 Quick Reference...
Page 47
Test point 519 SGPDIR3 (TP520) Test point 520 Ground SGCLKO EXTCLK External frequency source for the chip. /SGPWE (TP521) Test point 521 Ground Ground /SGF_SEL RESERVED 1) Resistor (0R0) to GND on the adapter (ETAP3) EVB555 MOTOROLA Quick Reference A-49...
Connectors and their Counterparts A.4.1 CO 100—Background Debug Mode Interface (BDM) CO 100 EVB555 Counterpart .100” x .100” Shrunk shrouds header, Description .100” x .100” Polarized socket, 10 pins 10 pins Manufacturer 8510-4500 JL (boardmount) Order No. 925320-01-10-10 CHG-2010-J01010-KCP (wiremount) A.4.2 CO 101—RS232 Serial Interface...
Micro Strips, 4 rows, 160 pins Please be sure to contact the manufacturer Manufacturer Samtec of your emulator probe for further informa- Order No. MOLC-140-02-S-Q-TR tion before connecting it to the EVB555. Comment A.4.9 CO 509—Lauterbach Connector CO 509 EVB555 Counterpart Description...